Meta AR/VR Job | ASIC Engineer, Implementation
Job(岗位): ASIC Engineer, Implementation
Type(岗位类型): Hardware
Citys(岗位城市): Sunnyvale, CA
Date(发布日期): 2023-5-28
Summary(岗位介绍)
Meta is hiring ASIC Frontend Implementation Engineers within our Infrastructure organization. We are looking for individuals with experience in front-end implementation from RTL to netlist, including RTL Lint, CDC analysis, timing constraints, synthesis to build efficient System on Chip (SoC) and IP for data center applications.
Qualifications(岗位要求)
Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience.
Experience with RTL Synthesis and design optimization for Power, Performance, Area.
Knowledge of front-end and back-end ASIC tools.
Experience with RTL design using SystemVerilog or other HDL.
Experience managing multiple design releases and working with cross functional teams to support and debug timing, area, power issues.
Experience with EDA tools and scripting languages (Python, TCL) used to build tools and flows for complex environments.
Experience with communicating across functional internal teams and vendors.
Description(岗位职责)
Run Logic/Physical Synthesis using advanced optimization techniques and generate optimized Gate Level Netlist for Timing, Area, Power. Debug the timing/area/congestion issues and work with RTL & Physical designers to resolve them.
Perform Power Estimation at RTL and Gate Level and identify power reduction opportunities.
Run Formal Verification checks between RTL and Gate level netlist and debug the aborts, inconclusive and Logic Equivalency failures.
Perform RTL Lint and work with the Designers to create waivers.
Perform RTL DFT Analysis and improve the DFT coverage for Stuck-at faults.
Perform Flat and Hierarchical Clock Domain Crossing and work with the designers to analyze the complex clock domain crossings and sign off the CDC.
Perform Flat and Hierarchical Reset Domain crossing Checks. Understand the Reset-Architecture by working with Design and FW teams and develop reset groups and the corresponding reset sequence for RDC.
Develop Timing Constraints for RTL-Synthesis and PrimeTime-STA for the blocks and the top-level including SOC. Analyze the inter-block timing and come up with IO budgets for the various partition blocks.
Develop Power Intent Specification in UPF for the multi-Vdd designs.
Developing Automation scripts and Methodology for all FE-tools including (Lint, CDC, RDC, Synthesis, STA, Power).
Work closely with the Design Engineers, DV Engineers, Emulation Engineers in supporting them with the handoff tasks. Interact with Physical Design Engineers and provide them with timing/congestion feedback.
Additional Requirements(额外要求)
Knowledge of Clock Domain Crossing, Reset Domain Crossing, LEC.
5+ years of experience in Design Integration and Front-End Implementation.
Synthesis Background, Timing Constraints Development, Floorplanning and STA.
Experience Knowledge of RTL coding using Verilog/System Verilog.
Knowledge of Timing/physical libraries, SRAM Memories.
Experience with Power, Performance, Area Analysis and techniques for reducing power.
Knowledge of Low power design.
Experience with Design Compiler, Spyglass, PrimeTime, Formality or equivalent tools.
Scripting and programming experience using Perl/Python, TCL, and Make.