空 挡 广 告 位 | 空 挡 广 告 位

Meta AR/VR Job | ASIC Engineer, Power

Job(岗位): ASIC Engineer, Power

Type(岗位类型): Engineering

Citys(岗位城市): Sunnyvale, CA

Date(发布日期): 2023-5-27

Summary(岗位介绍)

Meta is hiring ASIC Power Engineers within our Infrastructure organization to work on low level power designs. We are looking for individuals with experience in power modeling for ASICs (architecture to silicon), developing flows around EDA tools, and low-power design to build efficient System on Chip (SoC) and IP for data center applications.

Qualifications(岗位要求)

B.S. or M.S. degree in Computer Engineering, Computer Science or Electrical Engineering.

Experience with modeling and design with C++/Python or an equivalent high level language.

Experience with EDA tools and scripting languages (Python, Tcl) used to build tools and flows for complex environments.

Bachelor’s degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience.

Description(岗位职责)

Define the power specification at system and module level for Idle, TDP, Typical use cases.

Develop power modeling infrastructure in Python/C++.

Work with or develop architectural simulators in order to model performance and power.

Build power estimation flows at various levels of abstraction: C-model, RTL, Gate, Layout.

Optimize design for low-power with the understanding of system level concepts.

Evaluation and Implementation of low-power design techniques at different levels of abstraction.

Power characterization on silicon: idle, TDP, use case power & debug power issues on silicon.

Partner with vendors to drive low-power requirements for SoC interfaces such as LPDDR, PCIe, etc. Partner with EDA tool vendors to select and deploy the appropriate power estimation tools.

Collaborate with internal HW/SW Co-design, Architecture, Design, DV, and Emulation teams for power flows, optimization and estimation.

Additional Requirements(额外要求)

Experience with architectural performance and power models at SoC and system level.

Low-power design techniques such as clock-gating, power-gating, DVFS, AVS.

Experience architecting systems for various design scales (IP blocks, SOC, multi-chip system) with an understanding of tradeoffs between performance and power.

Post-silicon bringup, debug and identify issues on emulator and RTL.

Understanding of ASIC design process and knowledge of leakage and dynamic power, and impact of environment and manufacturing process on power.

Experience managing multiple design releases and working with cross functional teams to support and debug power issues.

Experience with communicating across functional internal teams and with vendors.

Knowledge of front-end and back-end ASIC tools.

Experience with RTL design using SystemVerilog or other HDL.

您可能还喜欢...